# EE671 – VLSI Design

Assignment 3: 16-bit Kogge-Stone Adder – Synthesis Report

Group: 28 Course: EE671 – VLSI DESIGN Submitted by: Dikshit Singla(23b3974) Mohammad Bohra(25M1254) Sahil Wani(23b3945)

October 6, 2025

#### Abstract

This report documents the design, verification (pre- and post-synthesis), synthesis results, and the RTL/netlist outputs for a 16-bit Kogge-Stone (KS) adder. The design follows the lab instructions for a register-input, registered-output adder with clocked input registers and clocked output registers. Screenshots and synthesis metrics from Cadence Genus are included.

#### 1 Introduction

The objective of this assignment was to design a 16-bit Kogge–Stone tree adder, verify it using a testbench, and synthesize the design using Cadence Genus to produce the RTL gate-level netlist and reports. The module interface is:

• Inputs: A[15:0], B[15:0], CIN, CLK, RST\_N (active low)

• Outputs: SUM[15:0], COUT

# 2 Design Description

- 1. The adder is implemented as a Kogge–Stone parallel-prefix carry network for fast carry propagation.
- 2. Inputs A, B, and CIN are sampled into input registers on the rising edge of CLK. The adder computes SUM and COUT combinationally and these are registered at the output on the next rising edge of CLK.
- 3. All modules and top-level files are written in Verilog with appropriate comments and indentation.

# 3 Pre-synthesis Verification

#### 3.1 Simulation Setup

- Simulator: Icarus (iverilog) / gtkwave for waveform inspection.
- Testbench: Stimulates multiple vectors including carry propagation edge cases (all-0s, all-1s, alternating patterns, random vectors).
- Clock: 100 MHz (as per assignment).

### 3.2 Pre-synthesis Waveform



Figure 1: Pre-synthesis simulation waveform (replace figures/pre\_synthesis\_waveform.png with your waveforms.vcd screenshot).

### 4 Synthesis

Synthesis was performed with Cadence Genus using provided synthesis.tcl and constraints (constraints.sdc). Target clock: 100 MHz.

### 4.1 Area and Summary Report



Figure 2: Screenshot of the area report after synthesis



Figure 3: Screenshot of the summary report after synthesis

### 4.2 Cell Count Summary

Table 1: Cell summary

| Description                             | Count (example) |
|-----------------------------------------|-----------------|
| Number of combinational cells           | 46              |
| Number of sequential cells (flip-flops) | 50              |
| Total number of cells                   | 96              |

\_\_\_\_\_

\_\_\_\_\_

Generated by: Genus(TM) Synthesis Solution 21.19-s055\_1

Generated on: 0ct 06 2025 01:40:18 am
Module: kogge\_stone\_adder\_16bit
Technology libraries: tcbn65gplustc\_ccs 200

physical cells

Operating conditions: NCCOM Interconnect mode: global

Area mode: physical library

| Gate                                             | Instances                 | Area                                           | Library                                                                                               |
|--------------------------------------------------|---------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| A022D0<br>CKXOR2D1<br>DFCNQD1<br>FA1D0<br>XOR2D1 | 15<br>15<br>50<br>1<br>15 | 43.200<br>54.000<br>396.000<br>9.000<br>54.000 | tcbn65gplustc_ccs<br>tcbn65gplustc_ccs<br>tcbn65gplustc_ccs<br>tcbn65gplustc_ccs<br>tcbn65gplustc_ccs |
| total                                            | 96                        | 556.200                                        |                                                                                                       |

| Type           | Instances | Area    | Area % |
|----------------|-----------|---------|--------|
| sequential     | 50        | 396.000 | 71.2   |
| logic          | 46        | 160.200 | 28.8   |
| physical_cells | Θ         | 0.000   | 0.0    |
| total          | 96        | 556.200 | 100.0  |

Figure 4: Results

# 5 Post-synthesis Verification



Figure 5: Post-synthesis (gate-level) simulation waveform

# 6 Files Submitted (ZIP)

- 1. KSadder.v Top-level Verilog source.
- 2. KSadder\_TB.v Testbench file
- 3. KS\_adder\_netlist.v Post-synthesis RTL netlist (from Genus).

### 7 Conclusion

The 16-bit Kogge–Stone adder was implemented, verified (pre- and post-synthesis), and synthesized. Post-synthesis functional verification confirms equivalence with pre-synthesis behavior (replace with formal equivalence / comparison summary if available). The RTL netlist and synthesis reports are included in the submission ZIP.

5